
W921E840
Publication Publication Release Date: August 1997
- 9 - Revision A1
4. PIN DESCRIPTION
SYMBOL
OSCI
I/O
I
O
FUNCTION
EPROM FUN.
V
PP
Main oscillator input pin with internal capacitor
Main oscillator output pin
OSCO
P2.0 to P2.3
P3.0/ANI0 to
P3.3/ANI3
PROG
I/O
1
I/O
I/O port 2 with large sink current
I/O port 3 or analog input (ANI0 to ANI3) pins
A10, A11, A12,
PROGD / ERASE
P4.0
P4.1
P4.2
P4.3/INT0
P5.0/TM1
P5.1/TM2
P5.2/V
REF
I/O
&
I/O
&
I/O
&
I/O
&
I/O
I/O
I/O
I/O pin P4.0 or the input pin of interrupt port
I/O pin P4.1 or the input pin of interrupt port
I/O pin P4.2 or the input pin of interrupt port
I/O pin P4.3 or INT0 input pin
I/O pin P5.0 or the controlled pin of timer 1
I/O pin P5.1 or the controlled pin of timer 2
I/O pin P5.2 or the V
REF
input pin of the
comparator
I/O pin P5.3 or the output pin of 8-bit D/A
converter
I/O pin P6.0 or the data I/O pin of serial interface
I/O pin P6.1 or the clock I/O pin of serial interface
I/O pin P6.2 or the data I/O pin of serial interface
P5.3/DAOUT
I/O
P6.0/SDATA1
P6.1/SCLK1
P6.2/SDATA2
I/O
&
I/O
&
I/O
&
A8/D8
A9/D9
READ
LATCH
A0/D0 to A3/D3
A4/D4 to A7/D7
P6.3/SCLK2
PA.0 to PA.3
PB.0 to PB.3
PC.0 to PC.3
I/O
&
I/O
&
I/O
&
I/O
&
I/O pin P6.3 or the clock I/O pin of serial interface
I/O port A with wake up stop mode function
I/O port B with wake up stop mode function
I/O port C
I/O pin PD.0 or 32.768 KHz subsystem clock input
pin (with internal capacitor)
I/O pin PD.1 or 32.768 KHz subsystem clock input
pin
Dual tone multi-frequency output pin
Beep tone generator output pin
Reset input pin with low active
PD.0 or XT
I/O
&
PD.1 or XT
I/O
&
DTMF
BTG
O
O
I
RESET
V
DD
V
SS
RESET
V
DD
V
SS
I
I
Positive power supply input pin
Negative power supply input pin
Notes:
for more details, refer to EPROM function
1
open drain option by software
&
open drain and pull high resistor option by software